INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC02 November 1985



HILIPS

# TDA8440



### **GENERAL DESCRIPTION**

The TDA8440 is a versatile video/audio switch, intended to be used in CTV receivers equipped with an AUXILIARY VIDEO/AUDIO plug.

It provides two 3-state switches for audio channels and one 3-state switch for the video channel and a video amplifier with selectable gain (times 1 or times 2).

The integrated circuit can be used in conjunction with a microcontroller from the MAB8400 family, and is controlled via a bidirectional I<sup>2</sup>C bus. Sufficient sub-addressing is provided for the I<sup>2</sup>C bus mode. It can also be controlled directly by d.c. switching signals.

### Features

- Combined analogue and digital circuitry gives maximum flexibility in channel switching
- 3-state switches for all channels
- Selectable gain for the video channels
- Sub-addressing facility
- I<sup>2</sup>C bus or non-I<sup>2</sup>C bus mode (controlled by d.c. voltages)
- Slave receiver in the I<sup>2</sup>C bus mode
- External OFF command
- System expansion possible up to 7 devices (14 sources)
- Static short-circuit proof outputs

### QUICK REFERENCE DATA

| Supply voltage range                | V <sub>15-4</sub> | 10 to 13,2 | V        |
|-------------------------------------|-------------------|------------|----------|
| Supply current (without load)       | I <sub>15</sub>   | 51         | mA<br>mA |
| Storage temperature                 | T <sub>stg</sub>  | max. + 125 | °C       |
| Operating ambient temperature range | T <sub>amb</sub>  | 0 to + 70  | °C       |

### PACKAGE OUTLINE

18-lead DIL; plastic (SOT102); SOT102-1; 1996 November 19.

# TDA8440



TDA8440

### FUNCTIONAL DESCRIPTION

The TDA8440 is a monolithic system of switches and can be used in CTV receivers equipped with an AUXILIARY VIDEO/AUDIO plug.

The IC incorporates 3-state switches; they comprise:

- a) An electronic video switch with selectable gain (times 1 or times 2) for switching between an internal video signal (from the IF amplifier) and an AUXILIARY input signal.
- b) Two electronic audio switches, for two sound channels (stereo or dual language), for switching between internal audio sources and signals from the AUXILIARY VIDEO/AUDIO plug.

A selection can be made between two input signals and an OFF-state. The OFF-state is necessary if more than one TDA8440 device is used.

The SDA and SCL pins can be connected to the  $I^2C$  bus or to d.c. switching voltages. Inputs S<sub>0</sub> (pin 11), S<sub>1</sub> (pin 13), and S<sub>2</sub> (pin 6) are used for selection of sub-addresses or switching to the non- $I^2C$  mode. Inputs S<sub>0</sub>, S<sub>1</sub> and S<sub>2</sub> can be connected to the supply voltage (H) or to ground (L). In this way no peripheral components are required for selection.

|                |                |                | SUB-ADDRESS    |                                 |                |  |  |  |
|----------------|----------------|----------------|----------------|---------------------------------|----------------|--|--|--|
| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | A <sub>2</sub> | A <sub>1</sub>                  | A <sub>0</sub> |  |  |  |
| L              | L              | L              | 0              | 0                               | 0              |  |  |  |
| L              | L              | Н              | 0              | 0                               | 1              |  |  |  |
| L              | н              | L              | 0              | 1                               | 0              |  |  |  |
| L              | н              | н              | 0              | 1                               | 1              |  |  |  |
| н              | L              | L              | 1              | 0                               | 0              |  |  |  |
| н              | L              | н              | 1              | 0                               | 1              |  |  |  |
| н              | Н              | L              | 1              | 1                               | 0              |  |  |  |
| Н              | Н              | Н              | r              | on I <sup>2</sup> C addressable | 9              |  |  |  |

Table 1 Sub-addressing

### NON-I<sup>2</sup>C BUS CONTROL

If the TDA8440 switching device has to be operated via the AUXILIARY VIDEO/AUDIO plug, inputs  $S_2$ ,  $S_1$  and  $S_0$  must be connected to the supply line (12 V).

The sources (internal and external) and the gain of the video amplifier can be selected via the SDA and SCL pins with the switching voltage from the AUXILIARY VIDEO/AUDIO plug:

- Sources I are selected if SDA = 12 V (external source)
- Sources II are selected if SDA = 0 V (TV mode)
- Video amplifier gain is 2 × if SCL = 12 V (external source)
- Video amplifier gain is 1 × if SCL = 0 V (TV mode)

If more than one TDA8440 device is used in the non-I<sup>2</sup>C bus system, the OFF pin can be used to switch off the desired devices. This can be done via the 12 V switching voltage on the AUXILIARY VIDEO/AUDIO plug.

- All switches are in the OFF position if OFF = H (12 V)
- All switches are in the selected position via SDA and SCL pins if OFF = L (0 V)

## TDA8440

### I<sup>2</sup>C BUS CONTROL

Detailed information on the I<sup>2</sup>C bus is available on request.

| Table 2 | TDA8440 I <sup>2</sup> C bus | protocol. |
|---------|------------------------------|-----------|
|---------|------------------------------|-----------|

|     |       |       |    |       |       |                |                |     |    |    |       |       | -              |                |       | -              |                |    |     |
|-----|-------|-------|----|-------|-------|----------------|----------------|-----|----|----|-------|-------|----------------|----------------|-------|----------------|----------------|----|-----|
| STA | $A_6$ | $A_5$ | A4 | $A_3$ | $A_2$ | A <sub>1</sub> | A <sub>0</sub> | R/W | AC | D7 | $D_6$ | $D_5$ | D <sub>4</sub> | D <sub>3</sub> | $D_2$ | D <sub>1</sub> | D <sub>0</sub> | AC | STO |

| STA            | = | start condition                                       |
|----------------|---|-------------------------------------------------------|
| A <sub>6</sub> | = | 1 Fixed address bits                                  |
| $A_5$          | = | 0 Fixed address bits                                  |
| $A_4$          | = | 0 Fixed address bits                                  |
| A <sub>3</sub> | = | 1 Fixed address bits                                  |
| A <sub>2</sub> | = | sub-address bit, fixed via S <sub>2</sub> input       |
| A <sub>1</sub> | = | sub-address bit, fixed via S1 input                   |
| A <sub>0</sub> | = | sub-address bit, fixed via $S_0$ input                |
| R/W            | = | read/write bit (has to be 0, only write mode allowed) |
| AC             | = | acknowledge bit (= 0) generated by the TDA8440        |
| D <sub>7</sub> | = | 1 audio la is selected to audio output a              |
| D <sub>7</sub> | = | 0 audio la is not selected                            |
| $D_6$          | = | 1 audio lla is selected to audio output a             |
| $D_6$          | = | 0 audio lla is not selected                           |
| $D_5$          | = | 1 audio lb is selected to audio output b              |
| $D_5$          | = | 0 audio lb output is not selected                     |
| $D_4$          | = | 1 audio llb is selected to audio output b             |
| $D_4$          | = | 0 audio llb is not selected                           |
| $D_3$          | = | 1 video I is selected to video output                 |
| $D_3$          | = | 0 video I is not selected                             |
| $D_2$          | = | 1 video II is selected to video output                |
| $D_2$          | = | 0 video II is not selected                            |
| $D_1$          | = | 1 video amplifier gain is times 2                     |
| D <sub>1</sub> | = | 0 video amplifier gain is times 1                     |
| $D_0$          | = | 1 OFF-input inactive                                  |
| $D_0$          | = | 0 OFF-input active                                    |
| STO            | = | stop condition                                        |

### **OFF FUNCTION**

With the OFF input all outputs can be switched off (mode high ohmic), depending on the value of D<sub>0</sub>.

## TDA8440

### D<sub>0</sub>/OFF gating

| D <sub>0</sub>         | OFF INPUT | OUTPUTS                                                                       |
|------------------------|-----------|-------------------------------------------------------------------------------|
| 0 (off input active)   | Н         | OFF                                                                           |
| 0                      | L         | in accordance with last defined $D_7 - D_1$ (may be entered while OFF = HIGH) |
| 1 (off input inactive) | Н         | in accordance with D <sub>7</sub> - D <sub>1</sub>                            |
| 1                      | L         | in accordance with $D_7 - D_1$                                                |

### Power-on reset

The circuit is provided with a power-on reset function.

When the power supply is switched on an internal pulse will be generated that will reset the internal memory  $S_0$ , in the initial state all the switches will be in the off position and the OFF input is active ( $D_7 - D_0 = 0$ ) ( $I^2C$  mode), position defined via SDA and SCL inputs (non- $I^2C$  mode).

When the power supply decreases below 5 V a pulse will be generated and the internal memory will be reset. The behaviour of the switches will be the same as described above.

### RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

|                                     |                  |                 | MIN. | TYP. | MAX.                 | UNIT |
|-------------------------------------|------------------|-----------------|------|------|----------------------|------|
| Supply voltage                      | pin 15           | VP              | _    | _    | 14                   | V    |
| Input voltage range                 | pin 17           | $V_{SDA}$       | -0,3 | -    | V <sub>P</sub> + 0,3 | V    |
|                                     | pin 18           | $V_{SCL}$       | -0,3 | -    | V <sub>P</sub> + 0,3 | V    |
|                                     | pin 2            | $V_{OFF}$       | -0,3 | -    | V <sub>P</sub> + 0,3 | V    |
|                                     | pin 11           | $V_{S0}$        | -0,3 | -    | V <sub>P</sub> + 0,3 | V    |
|                                     | pin 13           | V <sub>S1</sub> | -0,3 | -    | V <sub>P</sub> + 0,3 | V    |
|                                     | pin 6            | $V_{S2}$        | -0,3 | -    | V <sub>P</sub> + 0,3 | V    |
| Video output current                | pin 16           | $-I_{16}$       | -    | _    | 50                   | mA   |
| Storage temperature range           | T <sub>stg</sub> |                 | -    | -    | + 125                | °C   |
| Operating ambient temperature range | T <sub>amb</sub> |                 | 0    | _    | + 70                 | °C   |
| Junction temperature                | Tj               |                 | -    | -    | + 150                | °C   |

### THERMAL RESISTANCE

| PARAMETER                            | SYMBOL              | VALUE | UNIT |
|--------------------------------------|---------------------|-------|------|
| From junction to ambient in free air | R <sub>th j–a</sub> | 50    | K/W  |

# TDA8440

### CHARACTERISTICS

 $T_{amb}$  = 25 °C;  $V_P$  = 12 V; unless otherwise specified

| PARAMETER                                       | SYMBOL                        | MIN. | TYP. | MAX. | UNIT |
|-------------------------------------------------|-------------------------------|------|------|------|------|
| Supply                                          |                               |      |      |      |      |
| Supply voltage                                  | V <sub>15-4</sub>             | 10   | _    | 13,2 | V    |
| Supply current (without load)                   | I <sub>15</sub>               | _    | 37   | 50   | mA   |
| Video switch                                    |                               |      |      |      |      |
| Input coupling capacitor                        | C <sub>1</sub> C <sub>3</sub> | 100  | _    | _    | nF   |
| Voltage gain (times 1; SCL = L)                 | A <sub>3-16</sub>             | _1   | 0    | + 1  | dB   |
| (times 2; SCL = H)                              | A <sub>3-16</sub>             | + 5  | +6   | + 7  | dB   |
| Voltage gain (times 1; SCL = L)                 | A <sub>1-16</sub>             | -1   | 0    | + 1  | dB   |
| (times 2; SCL = H)                              | A <sub>1-16</sub>             | + 5  | + 6  | + 7  | dB   |
| Input video signal amplitude (gain times 1)     | V <sub>3-4</sub>              | _    | _    | 4,5  | V    |
| Input video signal amplitude (gain times 1)     | V <sub>1-4</sub>              | _    | -    | 4,5  | V    |
| Output impedance                                | Z <sub>16-4</sub>             | _    | 7    | _    | Ω    |
| Output impedance in 'OFF' state                 | Z <sub>16-4</sub>             | 100  | _    | _    | kΩ   |
| Isolation (off state) ( $f_o = 5 \text{ MHz}$ ) |                               | 60   | -    | -    | dB   |
| Signal-to-noise ratio (note 3)                  | S/S + N                       | 60   | _    | _    | dB   |
| Output top-sync level                           | V <sub>16-4</sub>             | 2,4  | 2,8  | 3,2  | V    |
| Differential gain                               | G                             | _    | _    | 3    | %    |
| Minimum crosstalk attenuation (note 2)          | V <sub>16-4</sub>             | 60   | -    | _    | dB   |
| Supply voltage rejection (note 4)               | RR                            | 36   | _    | _    | dB   |
| Bandwidth (1 dB)                                | В                             | 10   | -    | _    | MHz  |
| Crosstalk attenuation for interference          |                               |      |      |      |      |
| caused by bus signals (source                   |                               |      |      |      |      |
| impedance 75 $\Omega$ )                         | α                             | 60   | -    | -    | dB   |
| Audio switch a and b                            |                               |      |      |      |      |
| Input signal level                              | V <sub>9-4(rms)</sub>         | _    | _    | 2    | V    |
|                                                 | V <sub>10-4(rms)</sub>        | _    | _    | 2    | V    |
|                                                 | V <sub>5-4(rms)</sub>         | _    | _    | 2    | V    |
|                                                 | V <sub>7-4(rms)</sub>         | _    | _    | 2    | V    |
| Input impedance                                 | Z <sub>9-4</sub>              | 50   | 100  | _    | kΩ   |
|                                                 | Z <sub>10-4</sub>             | 50   | 100  | _    | kΩ   |
|                                                 | Z <sub>5-4</sub>              | 50   | 100  | -    | kΩ   |
|                                                 | Z <sub>7-4</sub>              | 50   | 100  | -    | kΩ   |
| Output impedance                                | Z <sub>12-4</sub>             | -    | -    | 10   | Ω    |
|                                                 | Z <sub>14-4</sub>             | _    | -    | 10   | Ω    |
| Output impedance (off state)                    | Z <sub>14-4</sub>             | 100  | -    | -    | kΩ   |

# TDA8440

| PARAMETER                                                                     | SYMBOL             | MIN. | TYP. | MAX.  | UNIT |
|-------------------------------------------------------------------------------|--------------------|------|------|-------|------|
| Voltage gain                                                                  | V <sub>9-12</sub>  | -1   | 0    | + 1   | dB   |
|                                                                               | V <sub>10-12</sub> | -1   | 0    | + 1   | dB   |
|                                                                               | V <sub>5-14</sub>  | -1   | 0    | + 1   | dB   |
|                                                                               | V <sub>7-14</sub>  | -1   | 0    | + 1   | dB   |
| Isolation (off state) (f = 20 kHz)                                            |                    | 90   | _    | -     | dB   |
| Signal-to-noise ratio (note 5)                                                | S/S + N            | 90   | -    | -     | dB   |
| Total harmonic distortion (note 7)                                            | THD                | -    | -    | 0,1   | %    |
| Crosstalk attenuation for interferences                                       |                    |      |      |       |      |
| caused by video signals (note 6)                                              |                    |      |      |       |      |
| Weighted                                                                      | α                  | 80   | _    | -     | dB   |
| Unweighted                                                                    | α                  | 80   | _    | -     | dB   |
| Crosstalk attenuation for interferences                                       |                    |      |      |       |      |
| caused by sinusoidal sound signals                                            |                    |      |      |       |      |
| (note 6)                                                                      | α                  | 80   | -    | -     | dB   |
| Crosstalk attenuation for interferences                                       |                    |      |      |       |      |
| caused by the bus signal (weighted) (source impedance = $1 \text{ k}\Omega$ ) |                    | 80   | _    | _     | dB   |
| Supply voltage rejection                                                      | RR                 | 50   | _    | -     | dB   |
| Bandwidth (-1 dB)                                                             | В                  | 50   | -    | -     | kHz  |
| I <sup>2</sup> C bus inputs/outputs SDA (pin 17) and SCL (pin 18)             |                    |      |      |       |      |
| Input voltage HIGH                                                            | VIH                | 3    | _    | VP    | V    |
| Input voltage LOW                                                             | VIL                | -0,3 | _    | + 1,5 | V    |
| Input current HIGH <sup>(1)</sup>                                             | IIH                | _    | _    | 10    | μA   |
| Input current LOW <sup>(1)</sup>                                              | IIL                | _    | _    | 10    | μA   |
| Output voltage LOW at I <sub>OL</sub> = 3 mA                                  | V <sub>OL</sub>    | _    | _    | 0,4   | V    |
| Maximum output sink current                                                   | I <sub>OL</sub>    | _    | 5    | _     | mA   |
| Capacitance of SDA and SDL inputs,                                            |                    |      |      |       |      |
| pins 17 and 18                                                                | CI                 | _    | _    | 10    | pF   |
| Sub-address inputs $S_0$ (pin 11), $S_1$ (pin 13), $S_2$ (pin 6               |                    |      |      |       |      |
| Input voltage HIGH                                                            | VIH                | 3    | _    | VP    | V    |
| Input voltage LOW                                                             | VIL                | -0,3 | _    | + 0,4 | V    |
| Input current HIGH                                                            | IIH                | _    | _    | 10    | μA   |
| Input current LOW                                                             |                    | -50  | _    | 0     | μΑ   |
| OFF input (pin 2)                                                             |                    |      |      |       |      |
| Input voltage HIGH                                                            | VIH                | +3   | _    | VP    | V    |
| Input voltage LOW                                                             | VIL                | -0,3 | _    | + 0,4 | V    |
| Input current HIGH                                                            | I <sub>IH</sub>    | _    | _    | 20    | μA   |
| Input current LOW                                                             |                    | -10  | _    | 2     | μΑ   |

### TDA8440

| PARAMETER                              | SYMBOL              | MIN. | TYP. | MAX. | UNIT |
|----------------------------------------|---------------------|------|------|------|------|
| Bus free before start <sup>(11)</sup>  | t <sub>BUF</sub>    | 4    | -    | -    | μs   |
| Start condition set-up time            | t <sub>s(STA)</sub> | 4    | _    | _    | μs   |
| Start condition hold time              | t <sub>h(STA)</sub> | 4    | -    | _    | μs   |
| SCL, SDA LOW period                    | t <sub>LOW</sub>    | 4    | -    | _    | μs   |
| SCL, HIGH period                       | t <sub>HIGH</sub>   | 4    | _    | _    | μs   |
| SCL, SDA rise time                     | t <sub>r</sub>      | _    | _    | 1    | μs   |
| SCL, SDA fall time                     | t <sub>f</sub>      | _    | _    | 0,3  | μs   |
| Data set-up time (write)               | t <sub>s(DAT)</sub> | 1    | -    | _    | μs   |
| Data hold time (write)                 | t <sub>h(DAT)</sub> | 1    | _    | _    | μs   |
| Acknowledge (from TDA8440) set-up time | t <sub>s(CAC)</sub> | _    | _    | 2    | μs   |
| Acknowledge (from TDA8440) hold time   | t <sub>h(CAC)</sub> | 0    | -    | -    | μs   |
| Stop condition set-up time             | t <sub>s(STO)</sub> | 4    | -    | -    | μs   |

### Notes to the characteristics

- 1. Also if the supply is switched off.
- 2. Caused by drive on any other input at maximum level, measured in B = 5 MHz, source impedance for the used input 75  $\Omega$ ,

crosstalk = 20 log
$$\frac{V_{out}}{V_{IN}}$$
 max

3. 
$$S/N = 20 \log \frac{V_O \text{ video noise (p-p) (2 V)}}{V_O \text{ noise rms B} = 5 \text{ MHz}}$$

4. Supply voltage ripple rejection = 20 log  $\frac{V_r \text{ supply}}{V_r \text{ on output}}$  at f = max. 100 kHz.

5. S/N = 20 log 
$$\frac{V_0 \text{ nominal } (0,5 \text{ V})}{V_0 \text{ noise B} = 20 \text{ kHz}}$$
.

 Caused by drive of any other input at maximum level, measured in B = 20 kHz, source impedance of the used input = 1 kΩ,

crosstalk = 20 log $\frac{V_{out}}{V_{in} \max}$  according to DIN 45405 (CCIR 468).

- 7. f = 20 Hz to 20 kHz.
- 8. All outputs are short-circuit proof (static).
- 9. The inputs and output (apart from SDA, SCL and OFF) withstand tests of MIL-STD-883 C. It is advisable to connected series resistors to these pins.
- Timings t<sub>S, DAT</sub> and t<sub>H, DAT</sub> deviate from the I<sup>2</sup>C bus specification. After reset has been activated, transmission may only be started after a 50 μs delay.
- 11. I<sup>2</sup>C bus load conditions are as follows:  $4k\Omega$  pull-up resistor to + 5 V; 200 pF to GND. All values are referred to V<sub>IH</sub> = 3 V and V<sub>IL</sub> = 1,5 V.

# TDA8440



### PACKAGE OUTLINE

### DIP18: plastic dual in-line package; 18 leads (300 mil)



#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | ENCES | EUROPEAN   | ISSUE DATE                      |
|----------|-----|-------|-------|------------|---------------------------------|
| VERSION  | IEC | JEDEC | EIAJ  | PROJECTION | ISSUE DATE                      |
| SOT102-1 |     |       |       |            | <del>93-10-14</del><br>95-01-23 |

TDA8440

SOT102-1

## TDA8440

### SOLDERING

### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

### Soldering by dipping or by wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact

with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

### **Repairing soldered joints**

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

### DEFINITIONS

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification

### Application information

Where application information is given, it is advisory and does not form part of the specification.

is not implied. Exposure to limiting values for extended periods may affect device reliability.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.